

# Digital Electronics Circuits

Dr. Eleni Akrida eleni.akrida@durham.ac.uk

# Overview of today's lecture

- Adder
- Subtractor
- Decoder
- Mux
- Tristates
- Simple ALU



# **Key circuits**

#### Combinatorial/combinational circuits:

(Output depends only on current input)

Adders – add the contents of two registers

**Decoders** – use a binary number to activate a single line

Multiplexors – use a binary number to select an input

#### **Sequential circuits**

(Output depends on state and input, i.e. history of input)

Latches / flip-flops – basic memory element



## Half-Adder

Based on 8 simple rules:

$$0 + 0 = 0$$

$$0 + 1 = 1$$

$$1 + 0 = 1$$

$$1 + 1 = 0$$
 with Carry

Inputs: A, B

Outputs: Sum, Carry

| (am) | fly |
|------|-----|
|      | • — |

| Carry + 0 + 0 = | = 1 |
|-----------------|-----|
|-----------------|-----|

Carry 
$$+ 0 + 1 = 0$$
 with Carry

Carry 
$$+ 1 + 0 = 0$$
 with Carry

Carry 
$$+ 1 + 1 = 1$$
 with Carry



| A  | В | Sum | Carry |
|----|---|-----|-------|
| 0  | 0 | 0   | 0     |
| 0  | 1 | 1   | 0     |
| 1  | 0 | 1   | 0     |
| _1 | 1 | 0   | 1     |





## Adder

Input is not just A and B, but A, B and the carry from the previous bit Use two half-adders: Add A and B first, then add in the carried bit:



"Full adder"



# **Chaining adders**

How to add two 4 bit registers:



More full-adders can be chained together to give 8-, 16- or 32-bit adders.



## **Subtractor**

Recall that we can create a **twos-complement negative** by inverting each bit and adding 1.

We subtract b from a by adding -b.



The NOT gates and setting  $C_{in}=1$  give the effect of converting b to -b.



## **Decoder**

We have a large bank of memory (say  $2^{32}$  bytes = 4GB).

We want to use 32 bits to address a byte.



How do we get 32 set bits representing a binary number (address), to activate a given byte from the 4 billion possible?

#### This is what a decoder does:

N inputs. 2<sup>N</sup> outputs.

Only one output is high at a time.

Which one depends on the input.





## **Decoder**

#### 2-bit decoder:





## **Decoder**

Larger decoders require multi-input AND gates to be constructed in two-level logic.

This requires a lot of circuitry for large decoders.

Can create deeper circuits with fewer transistors (i.e. less silicone), at the cost of slower response.



#### 3-bit or '3-8' decoder





# Mux (multiplexor)

#### 2-to-1 line multiplexor





Compressed



A multiplexor has **k+2**<sup>k</sup> inputs and **1 output**.

The first k inputs (selector) represent a binary number.

The output takes the value of the remaining input indexed by this binary number.

Consider many memory locations connected to the inputs. Using the selector we can select which is loaded into a register connected to the output.



#### **Truth tables: Tristate**



| Input | Enable | Output   |
|-------|--------|----------|
| 0     | 0      | Floating |
| 0     | 1      | 0        |
| 1     | 0      | Floating |
| 1     | 1      | 1        |

**Linear truth table** 



A single transistor could work, but the output is not driven.





# **Truth tables: Inverting Tristate**



| Input | Enable | Output   |
|-------|--------|----------|
| 0     | 0      | Floating |
| 0     | 1      | 1        |
| 1     | 0      | Floating |
| 1     | 1      | 0        |



Here the output is driven by direct connection to VDD or ground.



Linear truth table

## **Truth tables: Tristate**





| Input | Enable | Output   |
|-------|--------|----------|
| 0     | 0      | Floating |
| 0     | 1      | 0        |
| 1     | 0      | Floating |
| 1     | 1      | 1        |





# Mux (multiplexor)



| S | $D_1$ | $D_0$ | Y |
|---|-------|-------|---|
| 0 | 0     | 0     | 0 |
| 0 | 0     | 1     | 1 |
| 0 | 1     | 0     | 0 |
| 0 | 1     | 1     | 1 |
| 1 | 0     | 0     | 0 |
| 1 | 0     | 1     | 0 |
| 1 | 1     | 0     | 1 |
| 1 | 1     | 1     | 1 |

| S | Y                |
|---|------------------|
| 0 | $\overline{D_0}$ |
| 1 | $D_1$            |

#### **2-to-1** line multiplexor



$$Y = D_0 \overline{S} + D_1 S$$

$$S = 0 \quad Y = 0 \quad 0 + 0 \quad 0$$

$$= 0 \quad | +0$$

A multiplexor has **k+2<sup>k</sup> inputs** and **1 output**.

The first k inputs (selector) represent a binary number.

The output takes the value of the remaining input indexed by this binary number.

Consider many memory locations connected to the inputs. Using the selector we can select which is loaded into a register connected to the output.



## Mux

#### 4-to-1 line multiplexor





- a) two-level logic, requiring multiple input gates.
- b)Using tri-state buffers take value of input if activated, otherwise floating value.
- c) Using hierarchical logic



# **Building a simple ALU**



